|                                                                                                                                                |                                                                   |                                                       |          |                                                                                         |                                           |                                                          |                                             |             |        | ONS                    |           |                                  |                             |                                     |                            |                                |                      |                          |                   |         |
|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------|----------|-----------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------|---------------------------------------------|-------------|--------|------------------------|-----------|----------------------------------|-----------------------------|-------------------------------------|----------------------------|--------------------------------|----------------------|--------------------------|-------------------|---------|
| LTR                                                                                                                                            |                                                                   |                                                       |          |                                                                                         |                                           | DESCF                                                    | RIPTION                                     | ١           |        | DATE (YR-MO-           |           |                                  |                             | R-MO-I                              | IO-DA) APPROVED            |                                |                      |                          |                   |         |
| А                                                                                                                                              | Draw                                                              | ving upo                                              | lated to | o reflec                                                                                | t curre                                   | ent requ                                                 | irement                                     | ts. – ro    |        | 01-07-10               |           |                                  |                             | R. Monnin                           |                            |                                |                      |                          |                   |         |
| В                                                                                                                                              |                                                                   |                                                       |          | to reflect current requirements. – ro<br>format and paragraphs updated to meet MII<br>w |                                           |                                                          |                                             |             |        | /IL-PRI                | F-3853    | 5                                |                             | 12-0                                | )8-03                      |                                | 0                    | Charles                  | s F. Saf          | fle     |
|                                                                                                                                                |                                                                   |                                                       |          |                                                                                         |                                           |                                                          |                                             |             |        |                        |           |                                  |                             |                                     |                            |                                |                      |                          |                   |         |
|                                                                                                                                                |                                                                   |                                                       |          |                                                                                         |                                           |                                                          |                                             |             |        |                        |           |                                  |                             |                                     |                            |                                |                      |                          |                   |         |
|                                                                                                                                                |                                                                   |                                                       |          |                                                                                         |                                           |                                                          |                                             |             |        |                        |           |                                  |                             |                                     |                            |                                |                      |                          |                   |         |
| REV                                                                                                                                            |                                                                   |                                                       |          |                                                                                         |                                           |                                                          |                                             |             |        |                        |           |                                  |                             |                                     |                            |                                |                      |                          |                   |         |
| SHEET                                                                                                                                          |                                                                   |                                                       |          |                                                                                         |                                           |                                                          |                                             |             |        |                        |           |                                  |                             |                                     |                            |                                |                      |                          |                   |         |
| SHEET<br>REV                                                                                                                                   |                                                                   |                                                       |          |                                                                                         |                                           |                                                          |                                             |             |        |                        |           |                                  |                             |                                     |                            |                                |                      |                          |                   |         |
| SHEET<br>REV<br>SHEET                                                                                                                          |                                                                   |                                                       |          |                                                                                         |                                           |                                                          |                                             |             |        |                        |           |                                  |                             |                                     |                            |                                |                      |                          |                   |         |
| SHEET<br>REV<br>SHEET<br>REV STATUS                                                                                                            |                                                                   |                                                       |          | REV                                                                                     |                                           |                                                          | B<br>1                                      | B<br>2      | B<br>3 | B                      | B<br>5    | B<br>6                           | B                           | B<br>8                              | B                          | B<br>10                        | B<br>11              | B<br>12                  | B<br>13           | B<br>14 |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS                                                                                               |                                                                   |                                                       |          | SHE                                                                                     | ET                                        |                                                          | B<br>1                                      | B<br>2      | B<br>3 | B<br>4                 | B<br>5    | B<br>6                           | B<br>7                      | B<br>8                              | B<br>9                     | B<br>10                        | B<br>11              | B<br>12                  | B<br>13           | B<br>14 |
| SHEET<br>REV<br>SHEET<br>REV STATUS                                                                                                            |                                                                   |                                                       |          | SHE                                                                                     |                                           |                                                          |                                             |             |        |                        |           | 6                                | 7<br>DLA I                  | 8<br>LAND                           | 9<br>ANC                   | 10                             | 11<br><b>RITIM</b>   | 12<br>E                  |                   |         |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS<br>PMIC N/A                                                                                   | NDAR                                                              |                                                       |          | SHE                                                                                     | ET<br>PAREI<br>CKED                       | Dan W<br>BY                                              | 1<br>Vonnell                                | 2           |        |                        |           | 6<br>CC                          | 7<br>DLA I<br>DLUM          | 8<br>LAND<br>BUS,                   | 9<br>ANC<br>, OHI0         | 10                             | 11<br>RITIM<br>218-3 | 12<br>E<br>990           | 13                |         |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS<br>PMIC N/A                                                                                   | NDAR                                                              | CUIT                                                  |          | SHE                                                                                     | ET<br>PAREI<br>CKED                       | Dan W<br>BY                                              | 1                                           | 2           |        |                        |           | 6<br>CC                          | 7<br>DLA I<br>DLUM          | 8<br>LAND<br>BUS,                   | 9<br>ANC<br>, OHI0         | 10<br>MAR<br>D 432             | 11<br>RITIM<br>218-3 | 12<br>E<br>990           | 13                |         |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS<br>PMIC N/A<br>STAI<br>MICRC<br>DRA                                                           | NDAR<br>DCIRC<br>AWING                                            | CUIT<br>G                                             |          | SHE<br>PRE                                                                              | EET<br>PAREI<br>CKED                      | Dan W<br>BY<br>Sandra<br>D BY                            | 1<br>Vonnell<br>Roone                       | 2<br>y      |        |                        |           | 6<br>CC                          | 7<br>DLA I<br>DLUM          | 8<br>LAND<br>BUS,                   | 9<br>ANC<br>, OHI0         | 10<br>MAR<br>D 432             | 11<br>RITIM<br>218-3 | 12<br>E<br>990           | 13                |         |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS<br>PMIC N/A<br>STAI<br>MICRC<br>DRA                                                           | NDAR<br>DCIRC<br>AWING                                            | CUIT<br>G<br>Vailae                                   |          | SHE<br>PRE                                                                              | EET<br>PAREI<br>CKED                      | Dan W<br>BY<br>Sandra<br>D BY                            | 1<br>Vonnell                                | 2<br>y      |        | 4<br>MIC               | 5<br>ROC  | 6<br>CC<br>http:<br>CIRCI        | 7<br>DLA I<br>DLUM<br>//www | 8<br>BUS<br>w.lan                   | 9<br>ANC<br>, OHIO<br>dand | 10<br>0 MAR<br>0 432<br>mariti | 11<br>218-39<br>me.d | 12<br>E<br>990<br>Ia.mil | 13<br>L           | 14      |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS<br>PMIC N/A<br>STAI<br>MICRC<br>DRA<br>THIS DRAWIN<br>FOR US                                  | NDAR<br>DCIRC<br>AWING<br>NG IS A<br>ISE BY A<br>RTMEN<br>NCIES C | CUIT<br>G<br>VAILAE<br>ALL<br>ITS<br>DF THE           |          | SHE<br>PRE<br>CHE                                                                       | EET<br>PAREI<br>CKED                      | Dan W<br>BY<br>Sandra<br>D BY<br>Michae                  | 1<br>Vonnell<br>Roone                       | 2<br>y<br>e |        | 4<br>MIC               | 5<br>ROC  | 6<br>CC<br>http:<br>CIRCI        | 7<br>DLA I<br>DLUM<br>//www | 8<br>BUS<br>w.lan                   | 9<br>ANC<br>, OHIO<br>dand | 10<br>D MAR<br>D 432<br>mariti | 11<br>218-39<br>me.d | 12<br>E<br>990<br>Ia.mil | 13<br>L           | 14      |
| SHEET<br>REV<br>SHEET<br>REV STATUS<br>OF SHEETS<br>PMIC N/A<br>STAI<br>MICRC<br>DRA<br>THIS DRAWIN<br>FOR U<br>DEPAI<br>AND AGEN<br>DEPARTMEN | NDAR<br>DCIRC<br>AWING<br>NG IS A<br>ISE BY A<br>RTMEN<br>NCIES C | CUIT<br>G<br>VAILAE<br>ALL<br>ITS<br>DF THE<br>DEFENS |          | SHE<br>PRE<br>CHE<br>APPI<br>DRA                                                        | ET<br>PAREI<br>CKED<br>ROVEI<br>I<br>WING | Dan W<br>BY<br>Sandra<br>D BY<br>Michae<br>APPR(<br>95-0 | 1<br>Vonnell<br>Roone<br>I A. Fry<br>DVAL D | 2<br>y<br>e |        | 4<br>MIC<br>DIC<br>SIL | 5<br>CROC | 6<br>CC<br>http:<br>CIRCI<br>CON | 7<br>DLA I<br>DLUM<br>//www | 8<br>BUS;<br>w.lan<br>DIGIT<br>RTER | 9<br>ANC<br>, OHIO<br>dand | 10<br>D MAR<br>D 432<br>mariti | 11<br>218-39<br>me.d | 12<br>E<br>990<br>Ia.mil | 13<br>DG-T<br>HIC | 14      |

### 1. SCOPE

1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN.

1.2 <u>PIN</u>. The PIN is as shown in the following example:



1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.

1.2.2 <u>Device type</u>. The device type identifies the circuit function as follows:

| Device type | <u>Generic number</u> | Circuit function                   |
|-------------|-----------------------|------------------------------------|
| 01          | AD7870T               | 12-bit analog-to-digital converter |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

| Device class | Device requirements documentation                                                                                                                             |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Μ            | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-<br>JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A |
| Q or V       | Certification and qualification to MIL-PRF-38535                                                                                                              |

1.2.4 Case outlines. The case outlines are as designated in MIL-STD-1835 as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                |
|----------------|------------------------|------------------|------------------------------|
| L              | GDIP3-T24 or CDIP4-T24 | 24               | Dual-in-line                 |
| 3              | CQCC1-N28              | 28               | Square leadless chip carrier |

1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

| STANDARD<br>MICROCIRCUIT DRAWING                   | SIZE<br>A |                     | 5962-90632 |
|----------------------------------------------------|-----------|---------------------|------------|
| DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 |           | REVISION LEVEL<br>B | SHEET 2    |

# 1.3 Absolute maximum ratings. 1/

| Positive supply voltage (V <sub>DD</sub> ) to AGND        | -0.3 V dc to +7.0 V dc                 |
|-----------------------------------------------------------|----------------------------------------|
| Negative supply voltage (V <sub>SS</sub> ) to AGND        | +0.3 V dc to -7.0 V dc                 |
| AGND to DGND                                              | -0.3 V dc to V <sub>DD</sub> +0.3 V dc |
| Analog input range (V <sub>IN</sub> ) to AGND             | -15 V dc to +15 V dc                   |
| Reference output voltage (REF OUT) to AGND                | 0 V dc to V <sub>DD</sub>              |
| Digital input voltage to DGND                             | -0.3 V dc to V <sub>DD</sub> +0.3 V dc |
| Digital output voltage to DGND                            | -0.3 V dc to V_DD +0.3 V dc            |
| Power dissipation (P <sub>D</sub> ), $T_A = +75^{\circ}C$ | 450 mW <u>2</u> /                      |
| Lead temperature (soldering, 10 seconds)                  | +300°C                                 |
| Storage temperature range                                 | -65°C to +150°C                        |
| Thermal resistance, junction–to-case ( $\theta_{JC}$ )    | See MIL-STD-1835                       |
| Thermal resistance, junction–to-ambient ( $\theta_{JA}$ ) | 120°C/W                                |

1.4 <u>Recommended operating conditions</u>.

| Positive supply voltage range (V <sub>DD</sub> )      | +4.75 V dc to +5.25 V dc |
|-------------------------------------------------------|--------------------------|
| Negative supply voltage range (VSS)                   | -4.75 V dc to -5.25 V dc |
| Analog input range                                    | -3.0 V dc to +3.0 V dc   |
| Ambient operating temperature range (T <sub>A</sub> ) | -55°C to +125°C          |

# 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract.

DEPARTMENT OF DEFENSE SPECIFICATION

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

DEPARTMENT OF DEFENSE STANDARDS

| MIL-STD-883  | - | Test Method Standard Microcircuits.                    |
|--------------|---|--------------------------------------------------------|
| MIL-STD-1835 | - | Interface Standard Electronic Component Case Outlines. |

DEPARTMENT OF DEFENSE HANDBOOKS

MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings.

(Copies of these documents are available online at <u>https://assist.dla.mil/quicksearch/</u> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

<u>2</u>/ Above  $T_A = +75^{\circ}C$ , derate 10 mW/°C.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-90632 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | B              | 3          |

#### 3. REQUIREMENTS

3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 as specified herein, or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.

3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.

3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein.

3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.

3.2.3 <u>Truth table</u>. The truth table shall be as specified on figure 2.

3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range.

3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I.

3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.

3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.

3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DLA Land and Maritime-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.

3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.

3.8 <u>Notification of change for device class M</u>. For device class M, notification to DLA Land and Maritime -VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing.

3.9 <u>Verification and review for device class M</u>. For device class M, DLA Land and Maritime, DLA Land and Maritime's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 81 (see MIL-PRF-38535, appendix A).

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-90632 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | B              | 4          |

| Test                                                       | Symbol           | $\begin{array}{l} \mbox{Conditions}  \underline{1}/\underline{2}/ \\ -55^{\circ}C \leq T_A \leq +125^{\circ}C \\ \mbox{unless otherwise specified} \end{array}$ | Group A<br>subgroups | Device<br>type | Limits |      | Unit     |
|------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|--------|------|----------|
|                                                            |                  |                                                                                                                                                                 | <u> </u>             | ļ'             | Min    | Max  | <b> </b> |
| Resolution for which no<br>missing codes are<br>guaranteed | RES              | V <sub>DD</sub> = +4.75 V, V <sub>SS</sub> = -5.25 V                                                                                                            | 1, 2, 3              | 01             | 12     |      | BITS     |
| Integral linearity error                                   | ILE              | V <sub>DD</sub> = +4.75 V, V <sub>SS</sub> = -5.25 V                                                                                                            | 1, 2, 3              | 01             |        | ±1   | LSB      |
| Differential linearity error                               | DLE              | V <sub>DD</sub> = +4.75 V, V <sub>SS</sub> = -5.25 V                                                                                                            | 1, 2, 3              | 01             |        | ±1   | LSB      |
| Bipolar zero error                                         | BZE              | $V_{DD}$ = +4.75 V, $V_{SS}$ = -5.25 V                                                                                                                          | 1, 2, 3              | 01             |        | ±5   | LSB      |
| Positive full scale error <u>3</u> /                       | PFSE             | $V_{DD}$ = +4.75 V, $V_{SS}$ = -5.25 V                                                                                                                          | 1, 2, 3              | 01             |        | ±5   | LSB      |
| Negative full scale error <u>3</u> /                       | NFSE             | V <sub>DD</sub> = +4.75 V, V <sub>SS</sub> = -5.25 V                                                                                                            | 1, 2, 3              | 01             |        | ±5   | LSB      |
| Signal to noise ratio <u>4</u> /                           | SNR              | V <sub>DD</sub> = +4.75 V, V <sub>SS</sub> = -5.25 V,<br>V <sub>IN</sub> = 10 kHz sine wave,<br>f <sub>SAMPLE</sub> = 100 kHz                                   | 4, 5, 6              | 01             | 69     |      | dB       |
| Total harmonic distortion                                  | THD              | V <sub>DD</sub> = +4.75 V, V <sub>SS</sub> = -5.25 V,<br>V <sub>IN</sub> = 10 kHz sine wave,<br>f <sub>SAMPLE</sub> = 100 kHz                                   | 4, 5, 6              | 01             |        | -78  | dB       |
| Peak harmonic                                              | PH               | V <sub>DD</sub> = +4.75 V, V <sub>SS</sub> = -5.25 V,<br>V <sub>IN</sub> = 10 kHz sine wave,<br>f <sub>SAMPLE</sub> = 100 kHz                                   | 4, 5, 6              | 01             |        | -78  | dB       |
| Intermodulation distortion<br>2nd and 3rd order terms      | IMD              | $V_{DD}$ = +4.75 V, $V_{SS}$ = -5.25 V,<br>$f_a$ = 9 kHz, $f_b$ = 9.5 kHz,<br>$f_{SAMPLE}$ = 50 kHz                                                             | 4, 5, 6              | 01             |        | -78  | dB       |
| Track / hold acquisition time<br><u>5</u> /                | <sup>t</sup> ACQ | V <sub>DD</sub> = +4.75 V, V <sub>SS</sub> = -5.25 V                                                                                                            | 4, 5, 6              | 01             |        | 2    | μs       |
| Analog input voltage                                       | V <sub>IN</sub>  | V <sub>DD</sub> = +4.75 V, V <sub>SS</sub> = -5.25 V                                                                                                            | 1, 2, 3              | 01             |        | ±3   | V        |
| Analog input current                                       | I <sub>IN</sub>  | V <sub>DD</sub> = +5.25 V, V <sub>SS</sub> = -5.25 V                                                                                                            | 1, 2, 3              | 01             |        | ±500 | μΑ       |
| Voltage reference output                                   | V <sub>REF</sub> | V <sub>DD</sub> = +5 V, V <sub>SS</sub> = -5 V                                                                                                                  | 1                    | 01             | 2.99   | 3.01 | V        |
| Voltage reference output temperature coefficient           | dREF/<br>dT      | V <sub>DD</sub> = +5 V, V <sub>SS</sub> = -5 V                                                                                                                  | 2, 3                 | 01             |        | +60  | ppm/°C   |
| Reference load sensitivity                                 | ∆REF             | $I_{IN} = 0$ to 500 $\mu$ A, $V_{DD} = +5$ V,<br>V <sub>SS</sub> = -5 V, reference load not<br>changed during conversion                                        | 1, 2, 3              | 01             |        | ±1   | mV       |
| See footnotes at end of table.                             |                  |                                                                                                                                                                 |                      |                |        |      |          |

**MICROCIRCUIT DRAWING** DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

5962-90632

5

**REVISION LEVEL** SHEET

В

|                                                        | TABL             | E I. Electrical performance charact                                                                                                                 | <u>teristics</u> – conti | nued.          |        |     |      |
|--------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------|--------|-----|------|
| Test                                                   | Symbol           | $\begin{array}{l} Conditions  \underline{1}/\underline{2}/\\ -55^{\circ}C \leq T_A \leq +125^{\circ}C\\ unless \ otherwise \ specified \end{array}$ | Group A<br>subgroups     | Device<br>type | Limits |     | Unit |
|                                                        |                  |                                                                                                                                                     |                          |                | Min    | Max |      |
| Digital input capacitance <u>5</u> /                   | C <sub>IN</sub>  | V <sub>DD</sub> = +5 V, V <sub>SS</sub> = -5 V                                                                                                      | 4                        | 01             |        | 10  | pF   |
| Floating state output<br>capacitance <u>5</u> /        | C <sub>OUT</sub> | V <sub>DD</sub> = +5 V, V <sub>SS</sub> = -5 V                                                                                                      | 4                        | 01             |        | 15  | pF   |
| Digital input high voltage                             | VINH             | V <sub>DD</sub> = +4.75 V, V <sub>SS</sub> = -5.25 V                                                                                                | 7, 8                     | 01             | 2.4    |     | V    |
| Digital input low voltage                              | VINL             | V <sub>DD</sub> = +4.75 V, V <sub>SS</sub> = -5.25 V                                                                                                | 7, 8                     | 01             |        | 0.8 | V    |
| Digital input current                                  | I <sub>IN</sub>  | V <sub>DD</sub> = +5.25 V, V <sub>SS</sub> = -5.25 V                                                                                                | 1, 2, 3                  | 01             |        | ±10 | μΑ   |
| Digital output high voltage                            | VOH              | I <sub>SOURCE</sub> = 40 μA,<br>V <sub>DD</sub> = +4.75 V, V <sub>SS</sub> = -5 V                                                                   | 1, 2, 3                  | 01             | 4      |     | V    |
| Digital output low voltage                             | VOL              | $I_{SINK}$ = 1.6 mA, $V_{DD}$ = +4.75 V,<br>$V_{SS}$ = -5 V                                                                                         | 1, 2, 3                  | 01             |        | 0.4 | V    |
| Floating state leakage<br>current                      | ILKG             | V <sub>DD</sub> = +5.25 V, V <sub>SS</sub> = -5.25 V,<br>DB11- DB0                                                                                  | 1, 2, 3                  | 01             |        | ±10 | μΑ   |
| Positive supply current                                | I <sub>DD</sub>  | V <sub>DD</sub> = +5.25 V, V <sub>SS</sub> = -5.25 V                                                                                                | 1, 2, 3                  | 01             |        | 13  | mA   |
| Negative supply current                                | ISS              | V <sub>DD</sub> = +5.25 V, V <sub>SS</sub> = -5.25 V                                                                                                | 1, 2, 3                  | 01             |        | 6   | mA   |
| Conversion time                                        | tCONV            | V <sub>DD</sub> = +5 V, V <sub>SS</sub> = -5 V,<br>external clock = 2.5 MHz                                                                         | 9, 10, 11                | 01             |        | 8   | μs   |
|                                                        |                  | V <sub>DD</sub> = +5 V, V <sub>SS</sub> = -5 V,<br>internal clock                                                                                   |                          |                | 6.5    | 9   |      |
| CONVST pulse width                                     | t <sub>1</sub>   | <u>5/, 6/, 7/, 8/</u>                                                                                                                               | 9, 10, 11                | 01             | 50     |     | ns   |
| $\overline{\text{CS}}$ to $\overline{\text{RD}}$ setup | t2               | Mode 1, <u>5</u> /, <u>6</u> /, <u>7</u> /, <u>8</u> /                                                                                              | 9, 10, 11                | 01             | 0      |     | ns   |
| RD pulse width                                         | t3               | <u>6</u> /, <u>7</u> /, <u>8</u> /                                                                                                                  | 9,10,11                  | 01             | 75     |     | ns   |
| $\overline{\text{CS}}$ to $\overline{\text{RD}}$ hold  | t4               | Mode 1, <u>5</u> /, <u>6</u> /, <u>7</u> /, <u>8</u> /                                                                                              | 9, 10, 11                | 01             | 0      |     | ns   |
| RD to INT delay                                        | t5               | <u>5/, 6/, 7/, 8/</u>                                                                                                                               | 9, 10, 11                | 01             |        | 70  | ns   |
| Data access time after $\overline{RD}$                 | t <sub>6</sub>   | <u>6/, 7/, 8/, 9/</u>                                                                                                                               | 9, 10, 11                | 01             |        | 70  | ns   |
| Bus relinquish time after                              | t7               | <u>6/, 7/, 8/, 10/</u>                                                                                                                              | 9, 10, 11                | 01             | 5      | 50  | ns   |
| HBEN to RD setup                                       | t8               | <u>5/, 6/, 7/, 8/</u>                                                                                                                               | 9, 10, 11                | 01             | 0      |     | ns   |
| See footnotes at end of tab                            | le.              |                                                                                                                                                     |                          |                |        |     |      |

| TABLE I. | Electrical | performance | characteristics | - continued. |
|----------|------------|-------------|-----------------|--------------|
|          |            |             |                 |              |

# STANDARD **MICROCIRCUIT DRAWING**

DLA LAND AND MARITIME COLUMBUS, OHIO 43218-3990

**REVISION LEVEL** 

В

5962-90632 SHEET

6

|                                                       | IADLE           |                                                                                                                                                 | <u>iensiics</u> – conii | nueu.          |     |      |      |
|-------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------|-----|------|------|
| Test                                                  | Symbol          | $\begin{array}{l} Conditions  \underline{1}/\underline{2}/\\ -55^{\circ}C \leq T_A \leq +125^{\circ}C\\ unless otherwise specified \end{array}$ | Group A<br>subgroups    | Device<br>type | Lin | nits | Unit |
|                                                       |                 |                                                                                                                                                 |                         |                | Min | Max  |      |
| HBEN to RD hold                                       | t9              | <u>5</u> /, <u>6</u> /, <u>7</u> /, <u>8</u> /                                                                                                  | 9,10,11                 | 01             | 0   |      | ns   |
| SSTRB to SCLK falling edge setup                      | t <sub>10</sub> | <u>5/, 6/, 7/, 8/</u>                                                                                                                           | 9, 10, 11               | 01             | 100 |      | ns   |
| SCLK cycle                                            | t <sub>11</sub> | <u>5/, 6/, 7/, 8/, 11/</u>                                                                                                                      | 9, 10, 11               | 01             | 370 |      | ns   |
| SCLK to valid data delay                              | t12             | <u>5/, 6/, 7/, 8/, 12/</u>                                                                                                                      | 9, 10, 11               | 01             |     | 150  | ns   |
| SCLK rising edge to                                   | t <sub>13</sub> | <u>5/, 6/, 7/, 8/</u>                                                                                                                           | 9, 10, 11               | 01             | 20  | 100  | ns   |
| Bus relinquish time after SCLK                        | t <sub>14</sub> | <u>5/, 6/, 7/, 8/</u>                                                                                                                           | 9, 10, 11               | 01             | 10  | 100  | ns   |
| CS to RD setup                                        | t <sub>15</sub> | Mode 2, <u>5</u> /, <u>6</u> /, <u>7</u> /, <u>8</u> /                                                                                          | 9, 10, 11               | 01             | 60  |      | ns   |
| CS to BUSY propagation delay                          | t <sub>16</sub> | <u>5/, 6/, 7/, 8/</u>                                                                                                                           | 9, 10, 11               | 01             |     | 120  | ns   |
| Data setup prior to BUSY                              | t <sub>17</sub> | <u>5/, 6/, 7/, 8/</u>                                                                                                                           | 9, 10, 11               | 01             | 200 |      | ns   |
| $\overline{\text{CS}}$ to $\overline{\text{RD}}$ hold | t <sub>18</sub> | Mode 2, <u>5</u> /, <u>6</u> /, <u>7</u> /, <u>8</u> /                                                                                          | 9, 10, 11               | 01             | 0   |      | ns   |
| HBEN to $\overline{CS}$ setup                         | t <sub>19</sub> | <u>5/, 6/, 7/, 8/</u>                                                                                                                           | 9, 10, 11               | 01             | 0   |      | ns   |
| HBEN to CS hold                                       | t <sub>20</sub> | <u>5/, 6/, 7/, 8/</u>                                                                                                                           | 9, 10, 11               | 01             | 0   |      | ns   |
| Functional test                                       | FT              | See 4.4.1b                                                                                                                                      | 7, 8                    | 01             |     |      |      |

TABLE I. Electrical performance characteristics - continued.

 $1/V_{DD} = +5 V$ ,  $V_{SS} = -5 V$ , AGND = DGND = 0 V, unless otherwise stated.

<u>2</u>/ f<sub>CLK</sub> = 2.5 MHz.

- 3/ Measured with respect to internal reference and includes bipolar offset error.
- <u>4</u>/ SNR calculation includes distortion and noise components.
- 5/ Measured only at initial design characterization and after design or process changes which might affect this parameter. These limits are guaranteed even though they are not tested.

 $\underline{6}$  All input signals are specified with  $t_r = t_f = 5$  ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V.

<u>7</u>/ Serial timing is measured with a 4.7 k $\Omega$  pull-up resistor on SDATA and SSTRB and a 2 k $\Omega$  pull-up on SCLK. The capacitance on all three outputs is 35 pF.

8/ See figures 3 and 4.

- $\underline{9}$ / Test t<sub>6</sub> is measured loaded and defined as the time required for an output to cross 0.8 V or 2.4 V.
- <u>10</u>/ Test  $t_7$  is measured loaded and defined as the time required for the data lines to change 0.5 V.
- $\underline{11}/$  SCLK mark/space ratio measured from a voltage level of 1.6 V is 40/60 to 60/40.
- $\underline{12}$ / SDATA will drive higher capacitive loads but this will add the t<sub>12</sub> since it increases the external RC time circuit

(4.7 k $\Omega \mid\mid C_L)$  and hence the time to reach 2.4 V.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-90632 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | B              | 7          |

| Case outlines      | L               | 3               |
|--------------------|-----------------|-----------------|
| Terminal<br>number | Termin          | al symbol       |
| 1                  | RD              | NC              |
| 2                  | BUSY / INT      | RD              |
| 3                  | CLK             | BUSY / INT      |
| 4                  | DB11 / HBEN     | CLK             |
| 5                  | DB10/SSTRB      | DB11 / HBEN     |
| 6                  | DB9 / SCLK      | DB10/SSTRB      |
| 7                  | DB8 / SDATA     | DB9 / SCLK      |
| 8                  | DB7 / LOW       | NC              |
| 9                  | DB6 / LOW       | DB8 / SDATA     |
| 10                 | DB5 / LOW       | DB7 / LOW       |
| 11                 | DB4 / LOW       | DB6 / LOW       |
| 12                 | DGND            | DB5 / LOW       |
| 13                 | DB3 / DB11      | DB4 / LOW       |
| 14                 | DB2 / DB10      | DGND            |
| 15                 | DB1 / DB9       | NC              |
| 16                 | DB0 / DB8       | DB3 / DB11      |
| 17                 | V <sub>DD</sub> | DB2 / DB10      |
| 18                 | AGND            | DB1 / DB9       |
| 19                 | REF OUT         | DB0 / DB8       |
| 20                 | VIN             | V <sub>DD</sub> |
| 21                 | V <sub>SS</sub> | AGND            |
| 22                 | 12/ 8 /CLK      | NC              |
| 23                 | CONVST          | REF OUT         |
| 24                 | CS              | VIN             |
| 25                 |                 | V <sub>SS</sub> |
| 26                 |                 | 12/ 8 /CLK      |
| 27                 |                 | CONVST          |
| 28                 |                 | CS              |

STANDARD<br/>MICROCIRCUIT DRAWINGSIZE<br/>ASIZE<br/>A5962-90632DLA LAND AND MARITIME<br/>COLUMBUS, OHIO 43218-3990REVISION LEVEL<br/>BSHEET<br/>8

| 12/ 8 /<br>CLOCK          | DB11/<br>HBEN | DB10/<br>SSTRB | DB9/<br>SCLK | DB8/<br>SDATA | DB7/<br>LOW | DB6/<br>LOW | DB5/<br>LOW | DB4/<br>LOW | DB3/<br>DB11  | DB2/<br>DB10 | DB1/<br>DB9 | DB0/<br>DB8  |
|---------------------------|---------------|----------------|--------------|---------------|-------------|-------------|-------------|-------------|---------------|--------------|-------------|--------------|
| HI <u>1</u> /             | DB11          | DB10           | DB9          | DB8           | DB7         | DB6         | DB5         | DB4         | DB3           | DB2          | DB1         | DB0          |
| LOW <u>2</u> /<br>or –5 V | н             | SSTRB          | SCLK         | SDATA         | LOW         | LOW         | LOW         | LOW         | DB11<br>(MSB) | DB10         | DB9         | DB8          |
| LOW <u>2</u> /<br>or –5 V | LOW           | SSTRB          | SCLK         | SDATA         | DB7         | DB6         | DB5         | DB4         | DB3           | DB2          | DB1         | DBO<br>(LSB) |

<u>1</u>/ A single 12-bit parallel word for 16-bit data buses.

2/ A two-byte format for 8-bit data buses. HBEN controls the byte-formatted data. Whereas, SSTRB, SCLK, and SDATA control the serial data output format.

FIGURE 2. Truth table.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-90632 |
|----------------------------------|------------------|----------------|------------|
| DLA LAND AND MARITIME            |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |                  | B              | 9          |



FIGURE 3. Mode 1 timing diagram, (12-bit parallel read).



# NOTES:

- 1. Times  $t_2$ ,  $t_3$ ,  $t_4$ ,  $t_8$ , and  $t_9$  are the same for a high byte read as for a low byte read.
- 2. External 4.7 k $\Omega$  pull-up resistor.
- 3. External 2 kΩ pull-up resistor, continuous SCLK (dashed line) when 12/ $\overline{8}$  / CLK = -5 V, noncontinuous when 12/ $\overline{8}$  / CLK = 0 V.

| FIGURE 3. | Mode 1 timing diagram - continued, (byte or serial read) |  |
|-----------|----------------------------------------------------------|--|
|-----------|----------------------------------------------------------|--|

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-90632 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | B              | 10         |



FIGURE 4. Mode 2 timing diagram , (12-bit parallel read).



NOTES:

- 1. Times  $t_{15}$ ,  $t_{16}$ , and  $t_{20}$  are the same for a high byte read as for a low byte read.
- 2. External 4.7 k $\Omega$  pull-up resistor.
- 3. External 2 kΩ pull-up resistor, continuous SCLK (dashed line) when 12/ $\overline{8}$  / CLK = -5 V, noncontinuous when 12/ $\overline{8}$  / CLK = 0 V.

FIGURE 4. Mode 2 timing diagram - continued, (byte or serial read).

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-90632 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | B              | 11         |

#### 4. VERIFICATION

4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.

4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.

#### 4.2.1 Additional criteria for device class M.

- a. Burn-in test, method 1015 of MIL-STD-883.
  - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
- b. Interim and final electrical test parameters shall be as specified in table II herein.
- 4.2.2 Additional criteria for device classes Q and V.
  - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883.
  - b. Interim and final electrical test parameters shall be as specified in table II herein.
  - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.

4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-90632 |
|----------------------------------|-----------|----------------|------------|
| DLA LAND AND MARITIME            |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43218-3990        |           | B              | 12         |

# 4.4.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b. For device class M, Q and V subgroups 7 and 8 tests shall be sufficient to verify the truth table.
- c. Parameters specified in table I herein with note <u>5</u>/ shall be tested on initial release or design. Sample size shall be 15, 0 failures allowed.

| Test requirements                                    | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) |                                                 |
|------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------|
|                                                      | Device                                                                    | Device                                                        | Device                                          |
|                                                      | class M                                                                   | class Q                                                       | class V                                         |
| Interim electrical parameters (see 4.2)              | 1                                                                         | 1                                                             | 1                                               |
| Final electrical parameters (see 4.2)                | 1, 2, 3, 4, 5, 6, 7, 8,<br>9, 10, 11 <u>1</u> /                           | 1, 2, 3, 4, 5, 6, 7,<br>8, 9, 10, 11 <u>1</u> /               | 1, 2, 3, 4, 5, 6, 7,<br>8, 9, 10, 11 <u>1</u> / |
| Group A test requirements (see 4.4)                  | 1, 2, 3, 4, 5, 6, 7, 8,<br>9, 10, 11                                      | 1, 2, 3, 4, 5, 6, 7,<br>8, 9, 10, 11                          | 1, 2, 3, 4, 5, 6, 7,<br>8, 9, 10, 11            |
| Group C end-point electrical<br>parameters (see 4.4) | 1                                                                         | 1                                                             | 1, 2, 3, 4, 5, 6, 7,<br>8, 9, 10, 11            |
| Group D end-point electrical<br>parameters (see 4.4) | 1                                                                         | 1                                                             | 1                                               |
| Group E end-point electrical<br>parameters (see 4.4) |                                                                           |                                                               |                                                 |

| TABLE II. Electrical test requirement |
|---------------------------------------|
|---------------------------------------|

<u>1</u>/ PDA applies to subgroup 1.

4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table II herein.

4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:

- a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.
- b.  $T_A = +125^{\circ}C$ , minimum.
- c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> |                     | 5962-90632  |
|----------------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                                        |                  | REVISION LEVEL<br>B | SHEET<br>13 |

4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein.

4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).

- a. End-point electrical parameters shall be as specified in table II herein.
- b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein.

#### 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

#### 6. NOTES

6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.

6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor prepared specification or drawing.

6.1.2 <u>Substitutability</u>. Device class Q devices will replace device class M devices.

6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.

6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime -VA, telephone (614) 692-0544.

6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime -VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0540.

6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.

#### 6.6 Sources of supply.

6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime -VA and have agreed to this drawing.

6.6.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime -VA.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | SIZE<br>A |                     | 5962-90632  |
|----------------------------------------------------------------------------------------|-----------|---------------------|-------------|
|                                                                                        |           | REVISION LEVEL<br>B | SHEET<br>14 |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

#### DATE: 12-08-03

Approved sources of supply for SMD 5962-90632 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime -VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="http://www.landandmaritime.dla.mil/Programs/Smcr/">http://www.landandmaritime.dla.mil/Programs/Smcr/</a>.

| Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / |
|----------------------------------------------------|--------------------------|-------------------------------------|
| 5962-9063201MLA                                    | 24355                    | AD7870TQ/883B                       |
| 5962-9063201M3A                                    | 24355                    | AD7870TE/883B                       |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGE <u>number</u> Vendor name and address

24355

Analog Devices Route 1 Industrial Park P.O. Box 9106 Norwood, MA 02062 Point of contact: Rah

Raheen Business Park Limerick, Ireland

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.